

## ACADEMIC LESSION PLAN FOR WINTER SEMESTER - 2023 DEPT. OF ELECTRONICS & TELECOMMUNICATION, GOVT. POLYTECHNIC, BALASORE NAME OF THE FACULTY: DEBASISH MOHAPATRA (PTGF) TH.3: DIGITAL ELECTRONICS & MICROPROCESSOR

Subject Number:TH.3Internal Assessment: 20 MarksTheory/Practical:5 P/WEnd Semester Exams: 80MarksTotal Periods:75 P/ SemTotal Marks: 100 MarksExamination:3 HoursClass Starts: 01/08/2023

Sem. & Branch: 5TH & Elect. Engg.

| Discipline :-                                 | Semester:-                                | Name of the Teaching Faculty: -                                                                                                                                    |
|-----------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ELECTRICAL                                    | 5 <sup>th</sup>                           | DEBASISH MOHAPATRA                                                                                                                                                 |
| Subject:- DIGITAL ELECTRONICS& MICROPROCESSOR | No of Days/per<br>Week Class<br>Allotted: | Semester From:- 1 <sup>st</sup> August, 2023 To:- 30 <sup>st</sup> November, 2023                                                                                  |
| (TH-3)                                        | 05                                        |                                                                                                                                                                    |
| Week                                          | Class Day                                 | Theory                                                                                                                                                             |
|                                               | 1 <sup>st</sup>                           | Introduction To Digital Electronics                                                                                                                                |
|                                               | 2 <sup>nd</sup>                           | Number Systems And Codes                                                                                                                                           |
| 1 <sup>st</sup>                               | 3 <sup>rd</sup>                           | List different number system & their relevance: binary, octal, decimal, Hexadecimal, Study the Conversion from one number system to another                        |
|                                               | 4 <sup>th</sup>                           | Perform Arithmetic operations of binary number systems.                                                                                                            |
|                                               | 5 <sup>th</sup>                           | 1's & 2's complement of Binary numbers., Perform Subtraction of binary numbers using complementary numbers. Perform multiplication and division of binary numbers. |
|                                               | 1 <sup>st</sup>                           | Define concept of Digital Code & its application. Distinguish between weighted & non-weight Code                                                                   |
| 2 <sup>nd</sup>                               | 2 <sup>nd</sup>                           | Study Codes: definition, relevance                                                                                                                                 |
|                                               | 3 <sup>rd</sup>                           | Types of code (8-4-2-1, Gray, Excess-3 and importance of parity bit.                                                                                               |
|                                               | 4 <sup>th</sup>                           | LOGIC GATES Discuss the Basic Logic & representation using electric signals                                                                                        |
|                                               | 5 <sup>th</sup>                           | Learn the Basic Logic gates (NOT, OR, AND, NOR, NAND, EX-OR & EXNOR) – Symbol, function, expression, truth table & example IC nos.                                 |
|                                               | 1 <sup>st</sup>                           | Define Universal Gates with examples & realization of other gates                                                                                                  |
|                                               | 2 <sup>nd</sup>                           | ·                                                                                                                                                                  |
| 3 <sup>rd</sup>                               | 3 <sup>rd</sup>                           | Universal Gates with examples & realization of other gates <b>BOOLEAN ALGEBRA</b> Understand Boolean : constants, variables & functions.                           |
|                                               |                                           | Comprehend the Laws of Boolean algebra                                                                                                                             |
|                                               | 4 <sup>th</sup>                           | Understand Boolean : constants, variables & functions. Comprehend the Laws of Boolean algebra                                                                      |
|                                               | 5 <sup>th</sup>                           | State and prove Demorgan's Theorems. Represent Logic Expression : SOP & POS forms & conversion                                                                     |
| 4 <sup>th</sup>                               | 1 <sup>st</sup>                           | Simplify the Logic Expression/Functions (Maximum of 4 variables) : using Boolean algebra and Karnaugh's map methods                                                |
| 4                                             | 2 <sup>nd</sup>                           | What is don't care conditions ?Realisation of simplified logic expression                                                                                          |

|                  |                 | using K-Map                                                                                                                                          |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                | 3 <sup>rd</sup> | Realisation of simplified logic expression using gates. Illustrate with examples the above.                                                          |
| _                | 4 <sup>th</sup> | COMBINATIONAL CIRCUITS  Define a Combinational Circuit and explain with examples.  Arithmetic Circuits (Binary)                                      |
| _                | 5 <sup>th</sup> | Realise function, functional expression, logic circuit, gate level circuit, truth table & applications of Half-adders,                               |
|                  | 1 <sup>st</sup> |                                                                                                                                                      |
| 5 <sup>th</sup>  | 2 <sup>nd</sup> | Full-adder & full-Subtractor. Explain Serial & Parallel address: concept comparison & application                                                    |
|                  | 3 <sup>rd</sup> | Discuss Multiplexers: definition, relevance, gate level circuit of simple. Demultiplexers (1:4) logic circuit with truth Table                       |
|                  | 4 <sup>th</sup> | Explain the working of Binary-Decimal Encoder & Decoder.                                                                                             |
|                  | 5 <sup>th</sup> | Discuss Multiplexers: definition, relevance, gate level circuit of simple. Demultiplexers (1:4) logic circuit with truth Table                       |
|                  | 1 <sup>st</sup> | Explain the working of Binary-Decimal Encoder & Decoder.                                                                                             |
|                  | 2 <sup>nd</sup> | Working of 2-bit Magnitude Comparator: logic expression, truth table                                                                                 |
| 6 <sup>th</sup>  | 3 <sup>rd</sup> | Working of 2-bit Magnitude Comparator: logic expression, truth table                                                                                 |
|                  | 4 <sup>th</sup> | Working of 2-bit Magnitude Comparator: logic expression, truth table                                                                                 |
|                  | 5 <sup>th</sup> | Define Sequential Circuit: Explain with examples.                                                                                                    |
|                  | 1 <sup>st</sup> | Know the Clock-definition characteristics, types of triggering & waveform.                                                                           |
| 7 <sup>th</sup>  | 2 <sup>nd</sup> | Know the Clock-definition characteristics, types of triggering & waveform.                                                                           |
|                  | 3 <sup>rd</sup> | Define Flip-Flop, Study RS, Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables.                                               |
|                  | 4 <sup>th</sup> | Define Flip-Flop, Study RS, Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables.                                               |
|                  | 5 <sup>th</sup> | Define Flip-Flop, Study RS, Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables.                                               |
|                  | 1 <sup>st</sup> | Concept of Racing and how it can be avoided.                                                                                                         |
| 8 <sup>th</sup>  | 2 <sup>nd</sup> | Applications of flip-flops & its conversion.                                                                                                         |
|                  | 3 <sup>rd</sup> | List the different types of counters-Synchronous and Asynchronous.                                                                                   |
|                  | 4 <sup>th</sup> | Explain the modulus of a counter                                                                                                                     |
|                  | 5 <sup>th</sup> | List the different types of counters-Synchronous and Asynchronous.                                                                                   |
|                  | 1 <sup>st</sup> | Explain the modulus of a counter                                                                                                                     |
| 9 <sup>th</sup>  | 2 <sup>nd</sup> | List the different types of counters-Synchronous and Asynchronous.  Explain the modulus of a counter  4-bit asynchronous counter with timing diagram |
|                  | 3 <sup>rd</sup> | Asynchronous decade counter                                                                                                                          |
|                  | 4 <sup>th</sup> | List the different types of counters-Synchronous and Asynchronous.  Explain the modulus of a counter                                                 |
|                  |                 | 4-bit asynchronous counter with timing diagram                                                                                                       |
|                  | 5 <sup>th</sup> | Asynchronous decade counter                                                                                                                          |
|                  | 1 <sup>st</sup> | List the different types of counters-Synchronous and Asynchronous.                                                                                   |
|                  |                 | Explain the modulus of a counter                                                                                                                     |
| 10 <sup>th</sup> |                 | 4-bit asynchronous counter with timing diagram                                                                                                       |
|                  | 2 <sup>nd</sup> | Asynchronous decade counter                                                                                                                          |

| Compare Synchronous and Asynchronous counters and know their ICs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | s nos. |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 11 <sup>th</sup> Explain the working of various types of shift registers – SISO  11 <sup>th</sup> 2 <sup>nd</sup> SIPO 3 <sup>rd</sup> PISO 4 <sup>th</sup> PIPO, with truth table using flip flop.  5 <sup>th</sup> 8085 MICRO PROCESSOR  1st Introduction to microprocessor, Micro computers 2 <sup>nd</sup> Architecture of intel 8085A Microprocessor  12 <sup>th</sup> 9ir diagram and Description of each block. 4 <sup>th</sup> Pin diagram and description. 5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1st Interrupts , Op-code & Operands 2 <sup>nd</sup> Grouping and Explanation of different group instructions with example 3 <sup>rd</sup> Instruction sets &Addressing modes 4 <sup>th</sup> Instruction sets &Addressing modes 5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machic cycle. |        |
| 11 <sup>th</sup> 2 nd SIPO 3 rd PISO 4 th PIPO, with truth table using flip flop.  5 th 8085 MICRO PROCESSOR  1 st Introduction to microprocessor, Micro computers 2 nd Architecture of intel 8085A Microprocessor 12 th 3 rd , Functional Block diagram and Description of each block. 4 th Pin diagram and description. 5 th Stack, Stack Pointer, Stack Top  13 th 1 st Interrupts , Op-code & Operands 2 nd Grouping and Explanation of different group instructions with example 3 rd Instruction sets & Addressing modes 4 th Instruction sets & Addressing modes 5 th Instruction fetching and execution, Timing diagram of different machic cycle.                                                                                                                                                                                                          |        |
| 3rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |
| 3rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |
| 5 <sup>th</sup>   8085 MICRO PROCESSOR   1 <sup>st</sup>   Introduction to microprocessor, Micro computers   2 <sup>nd</sup>   Architecture of intel 8085A Microprocessor   3 <sup>rd</sup>   Functional Block diagram and Description of each block   4 <sup>th</sup>   Pin diagram and description.   5 <sup>th</sup>   Stack, Stack Pointer, Stack Top   13 <sup>th</sup>   1 <sup>st</sup>   Interrupts, Op-code & Operands   2 <sup>nd</sup>   Grouping and Explanation of different group instructions with example   3 <sup>rd</sup>   Instruction sets &Addressing modes   4 <sup>th</sup>   Instruction sets &Addressing modes   5 <sup>th</sup>   Instruction fetching and execution, Timing diagram of different maching cycle.                                                                                                                          |        |
| 12 <sup>th</sup> Introduction to microprocessor, Micro computers  2 <sup>nd</sup> Architecture of intel 8085A Microprocessor  3 <sup>rd</sup> , Functional Block diagram and Description of each block.  4 <sup>th</sup> Pin diagram and description.  5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1 <sup>st</sup> Interrupts, Op-code & Operands  2 <sup>nd</sup> Grouping and Explanation of different group instructions with example 3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different maching cycle.                                                                                                                                                                                               |        |
| 12 <sup>th</sup> 2 <sup>nd</sup> Architecture of intel 8085A Microprocessor  3 <sup>rd</sup> , Functional Block diagram and Description of each block.  4 <sup>th</sup> Pin diagram and description.  5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1 <sup>st</sup> Interrupts, Op-code & Operands  2 <sup>nd</sup> Grouping and Explanation of different group instructions with example 3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different maching cycle.                                                                                                                                                                                                                                                |        |
| 12 <sup>th</sup> 3 <sup>rd</sup> , Functional Block diagram and Description of each block.  4 <sup>th</sup> Pin diagram and description.  5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1 <sup>st</sup> Interrupts , Op-code & Operands  2 <sup>nd</sup> Grouping and Explanation of different group instructions with example 3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different maching cycle.                                                                                                                                                                                                                                                                                                           |        |
| 4 <sup>th</sup> Pin diagram and description.  5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1 <sup>st</sup> Interrupts, Op-code & Operands  2 <sup>nd</sup> Grouping and Explanation of different group instructions with example 3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different maching cycle.                                                                                                                                                                                                                                                                                                                                                                                                        |        |
| 5 <sup>th</sup> Stack, Stack Pointer, Stack Top  13 <sup>th</sup> 1 <sup>st</sup> Interrupts, Op-code & Operands  2 <sup>nd</sup> Grouping and Explanation of different group instructions with example  3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machic cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| 13 <sup>th</sup> 1st Interrupts, Op-code & Operands 2nd Grouping and Explanation of different group instructions with example 3rd Instruction sets &Addressing modes 4th Instruction sets &Addressing modes 5th Instruction fetching and execution, Timing diagram of different machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| 2 <sup>nd</sup> Grouping and Explanation of different group instructions with example  3 <sup>rd</sup> Instruction sets &Addressing modes  4 <sup>th</sup> Instruction sets &Addressing modes  5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
| 3 <sup>rd</sup> Instruction sets &Addressing modes 4 <sup>th</sup> Instruction sets &Addressing modes 5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |
| 4 <sup>th</sup> Instruction sets &Addressing modes 5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | es     |
| 5 <sup>th</sup> Instruction fetching and execution, Timing diagram of different machine cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ne     |
| 14 <sup>th</sup> 1 <sup>st</sup> Instruction fetching and execution, Timing diagram of different machin cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ne     |
| Instruction fetching and execution, Timing diagram of different machin cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ne     |
| 3 <sup>rd</sup> Timing diagram of different machine cycle, 8085A timing states.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
| 4 <sup>th</sup> Timing diagram of different machine cycle, 8085A timing states.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
| 5 <sup>th</sup> Basic Interfacing Concept, Memory Mapping & I/O Mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |
| 15 <sup>th</sup> 1 <sup>st</sup> Programmable peripheral interface Intel -8255, Functional block diagrand Operation of 8255,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ram    |
| 2 <sup>nd</sup> Programming of 8255                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |
| 3 <sup>rd</sup> Application Using 8255: Seven Segment LED display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |
| 4 <sup>th</sup> Square Wave Generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |
| 5 <sup>th</sup> Traffic light controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |



## ACADEMIC LESSION PLAN FOR WINTER SEMESTER OCTOBER - 2023 DEPT. OF ELECTRONICS & TELECOMMUNICATION, GOVT. POLYTECHNIC, BALASORE NAME OF THE FACULTY: DEBASISH MOHAPATRA (PTGF) Pr.3: DIGITAL ELECTRONICS & MICROPROCESSOR LAB

Subject Number:TH.3Term work: 25 MarksTheory/Practical:3 P/WEnd Semester Exams: 50MarksTotal Periods:45 P/ SemTotal Marks: 75 MarksExamination:3 HoursClass Starts: 01/08/2023

Sem. & Branch: 5TH, EE Engg.

| Discipline :-                                 | Semester:-                                  | Name of the Teaching Faculty: -                                                   |
|-----------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------|
| ELECTRICAENGG                                 | 5 <sup>th</sup>                             | DEBASISH MOHAPATRA(PTGF)                                                          |
| Subject:- DIGITAL ELECTRONICS& MICROPROCESSOR | No of Days/per<br>Week Class<br>Allotted :- | Semester From:- 1 <sup>st</sup> August, 2023 To:- 30 <sup>st</sup> November, 2023 |
| LAB/Pr-3                                      | 01                                          |                                                                                   |
| Week                                          | Class Day                                   | LABORATORY                                                                        |
| 1 <sup>st</sup>                               | 1 <sup>st</sup>                             | Verify truth tables of AND, OR, NOT, NOR, NAND, XOR, XNOR                         |
|                                               |                                             | gates.                                                                            |
|                                               |                                             | Implement various gates by using universal properties of NAND &                   |
|                                               |                                             | NOR gates and verify truth table.                                                 |
| 2 <sup>nd</sup>                               | 2 <sup>nd</sup>                             | Implement half adder and Full adder using logic gates.                            |
|                                               |                                             | Implement half subtractor and Full subtractor using logic gates.                  |
| 3 <sup>rd</sup>                               | 3 <sup>rd</sup>                             | Implement a 4-bit Binary to Gray code converter. Implement a Single               |
|                                               |                                             | bit digital comparator.                                                           |
| 4 <sup>th</sup>                               | 4 <sup>th</sup>                             | Study Multiplexer and de-multiplexer                                              |
| 5 <sup>th</sup>                               | 5 <sup>th</sup>                             | Study of flip-flops. i) S-R flip flop ii) J-K flip flop iii) flip flop iv) T      |
|                                               |                                             | flip flop                                                                         |
| 6 <sup>th</sup>                               | 6 <sup>th</sup>                             | Realize a 4-bit asynchronous UP/Down counter with a control for                   |
|                                               |                                             | up/down counting                                                                  |
| 7 <sup>th</sup>                               | 7 <sup>th</sup>                             | Realize a 4-bit synchronous UP/Down counter with a control for                    |
|                                               |                                             | up/down counting.                                                                 |
| 8 <sup>th</sup>                               | 8 <sup>th</sup>                             | Implement Mode-10 asynchronous counters                                           |
| 9 <sup>th</sup>                               | 9 <sup>th</sup>                             | Study shift registers.                                                            |

|                  | 10 <sup>th</sup> | General Programming using 8085A development board |
|------------------|------------------|---------------------------------------------------|
| 10 <sup>th</sup> |                  | 1'S Complement, 2'S Complement                    |
| 11 <sup>th</sup> | 11 <sup>th</sup> | Addition of 8-bit number                          |
|                  |                  | Subtraction of 8-bit number                       |
| 12 <sup>th</sup> | 12 <sup>th</sup> | Decimal Addition 8-bit number                     |
|                  |                  | DecimalSubtraction 8-bit number.                  |
| 13 <sup>th</sup> | 13 <sup>th</sup> | Compare between two numbers                       |
|                  |                  | Find the largest in an Array, Block Transfer      |
| 14 <sup>th</sup> | 14 <sup>th</sup> | Traffic light control using 8255                  |
| 15 <sup>th</sup> | 15 <sup>th</sup> | Generation of square wave using 8255              |

Teaching Faculty

HOD, ELE

**Academic Co-coordinator** 

G. P. Balasore

Principal